A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits

Volume: 67, Issue: 9, Pages: 3138 - 3151
Published: Sep 1, 2020
Abstract
We propose a logic synthesis methodology with a novel low-power circuit structure for ternary logic. The proposed methodology synthesizes a ternary function as a ternary logic gate using carbon nanotube field-effect transistors (CNTFETs). The circuit structure uses the body effect to mitigate the excessive power consumption for the third logic value. Energy-efficient ternary logic circuits are designed with a combination of synthesized low-power...
Paper Details
Title
A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
Published Date
Sep 1, 2020
Volume
67
Issue
9
Pages
3138 - 3151
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.