An Accelerator for Resolution Proof Checking based on FPGA and Hybrid Memory Cube Technology

Volume: 91, Issue: 11-12, Pages: 1259 - 1272
Published: Jan 11, 2019
Abstract
Modern Boolean satisfiability solvers can emit proofs of unsatisfiability. There is substantial interest in being able to verify such proofs and also in using them for further computations. In this paper, we present an FPGA accelerator for checking resolution proofs, a popular proof format. Our accelerator exploits parallelism at the low level by implementing the basic resolution step in hardware, and at the high level by instantiating a number...
Paper Details
Title
An Accelerator for Resolution Proof Checking based on FPGA and Hybrid Memory Cube Technology
Published Date
Jan 11, 2019
Volume
91
Issue
11-12
Pages
1259 - 1272
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.