Analytical Models of High-Speed RLC Interconnect Delay for Complex and Real Poles

Volume: 25, Issue: 6, Pages: 1831 - 1841
Published: Jun 1, 2017
Abstract
Continuous shrinking of the size of CMOS technology leads to extremely fast devices, but the resulting interconnect structures impose so many parasitic effects that the advantage of extremely scaled and ultrahigh-speed transistors would be completely overshadowed if appropriate remedial steps are not taken. This requires an accurate and efficient estimation of interconnect parasitics and analysis of their impact on integrated circuit...
Paper Details
Title
Analytical Models of High-Speed RLC Interconnect Delay for Complex and Real Poles
Published Date
Jun 1, 2017
Volume
25
Issue
6
Pages
1831 - 1841
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.