Supply and threshold voltage scaling for low power CMOS

Volume: 32, Issue: 8, Pages: 1210 - 1216
Published: Jan 1, 1997
Abstract
This paper investigates the effect of lowering the supply and threshold voltages on the energy efficiency of CMOS circuits. Using a first-order model of the energy and delay of a CMOS circuit, we show that lowering the supply and threshold voltage is generally advantageous, especially when the transistors are velocity saturated and the nodes have a high activity factor, In fact, for modern submicron technologies, this simple analysis suggests...
Paper Details
Title
Supply and threshold voltage scaling for low power CMOS
Published Date
Jan 1, 1997
Volume
32
Issue
8
Pages
1210 - 1216
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.