Original paper
A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification
Volume: 38, Issue: 12, Pages: 2040 - 2050
Published: Dec 1, 2003
Abstract
Precision amplifiers dominate the power dissipation in most high-speed pipelined analog-to-digital converters (ADCs). We propose a digital background calibration technique as an enabling element to replace precision amplifiers by simple power-efficient open-loop stages. In the multibit first stage of a 12-bit 75-MSamples/s proof-of-concept prototype, we achieve more than 60% residue amplifier power savings over a conventional implementation. The...
Paper Details
Title
A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification
Published Date
Dec 1, 2003
Volume
38
Issue
12
Pages
2040 - 2050
Citation AnalysisPro
You’ll need to upgrade your plan to Pro
Looking to understand the true influence of a researcher’s work across journals & affiliations?
- Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
- Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.
Notes
History