The Design of a 16-Channel 15 ps TDC Implemented in a 65 nm FPGA

Volume: 60, Issue: 5, Pages: 3532 - 3536
Published: Oct 1, 2013
Abstract
We present the implementation of a high-resolution Time-to-Digital Converter (TDC) in a Field Programmable Gate Array (FPGA) from Xilinx Virtex-5 family. The design of the TDC is based on a counter and interpolator method. Dedicated carry-in lines in CARRY4 blocks of the Virtex-5 FPGA are utilized for time interpolation, which realizes the fine time measurement within a system clock period. Simulation results show that the delay from CIN to COUT...
Paper Details
Title
The Design of a 16-Channel 15 ps TDC Implemented in a 65 nm FPGA
Published Date
Oct 1, 2013
Volume
60
Issue
5
Pages
3532 - 3536
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.