A coherent hybrid SRAM and STT-RAM L1 cache architecture for shared memory multicores

Published: Jan 1, 2014
Abstract
STT-RAM is an emerging NVRAM technology that promises high density, low energy and a comparable access speed to conventional SRAM. This paper proposes a hybrid L1 cache architecture that incorporates both SRAM and STT-RAM. The key novelty of the proposal is the exploition of the MESI cache coherence protocol to perform dynamic block reallocation between different cache partitions. Compared to the pure SRAM-based design, our hybrid scheme...
Paper Details
Title
A coherent hybrid SRAM and STT-RAM L1 cache architecture for shared memory multicores
Published Date
Jan 1, 2014
Citation AnalysisPro
  • Scinapse’s Top 10 Citation Journals & Affiliations graph reveals the quality and authenticity of citations received by a paper.
  • Discover whether citations have been inflated due to self-citations, or if citations include institutional bias.